国产人妻人伦精品_欧美一区二区三区图_亚洲欧洲久久_日韩美女av在线免费观看

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CS 2410代做、代寫C/C++語言程序

時間:2024-03-02  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machinesNote that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:COMP9021代做、Python程序語言代寫
  • 下一篇:代寫CSE 231、代做Python設計程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    流體仿真外包多少錢_專業CFD分析代做_友商科技CAE仿真
    流體仿真外包多少錢_專業CFD分析代做_友商科
    CAE仿真分析代做公司 CFD流體仿真服務 管路流場仿真外包
    CAE仿真分析代做公司 CFD流體仿真服務 管路
    流體CFD仿真分析_代做咨詢服務_Fluent 仿真技術服務
    流體CFD仿真分析_代做咨詢服務_Fluent 仿真
    結構仿真分析服務_CAE代做咨詢外包_剛強度疲勞振動
    結構仿真分析服務_CAE代做咨詢外包_剛強度疲
    流體cfd仿真分析服務 7類仿真分析代做服務40個行業
    流體cfd仿真分析服務 7類仿真分析代做服務4
    超全面的拼多多電商運營技巧,多多開團助手,多多出評軟件徽y1698861
    超全面的拼多多電商運營技巧,多多開團助手
    CAE有限元仿真分析團隊,2026仿真代做咨詢服務平臺
    CAE有限元仿真分析團隊,2026仿真代做咨詢服
    釘釘簽到打卡位置修改神器,2026怎么修改定位在范圍內
    釘釘簽到打卡位置修改神器,2026怎么修改定
  • 短信驗證碼 寵物飼養 十大衛浴品牌排行 suno 豆包網頁版入口 wps 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    国产人妻人伦精品_欧美一区二区三区图_亚洲欧洲久久_日韩美女av在线免费观看
    亚洲高清在线观看一区| 欧美巨猛xxxx猛交黑人97人| 成人精品小视频| 中文字幕日韩精品久久| caopor在线视频| 日本a级片在线观看| 久久久久久久一| 人妻夜夜添夜夜无码av| 国产精品偷伦免费视频观看的| 麻豆久久久9性大片| 欧美激情精品久久久久| 国产精品99蜜臀久久不卡二区| 日本高清视频一区| 日本精品一区二区三区高清 久久 日本精品一区二区三区视频 | 九九久久精品一区| 中文字幕久久综合| 亚洲a∨一区二区三区| 日韩av影视| 久久这里有精品| 777午夜精品福利在线观看| 日本一区二区三区四区在线观看 | 毛片精品免费在线观看| 色综合导航网站| 亚洲自拍小视频| 久久久av电影| 国产精品二区三区四区| 国产高清精品一区二区三区| 黄色小视频大全| 中文字幕日韩一区二区三区| 欧美日韩福利视频| 曰韩不卡视频| 日本不卡高清视频一区| 激情视频在线观看一区二区三区| 国产欧美日韩小视频| 欧美影院久久久| 亚洲乱码一区二区三区| 日韩视频精品| 国产主播喷水一区二区| 热久久免费视频精品| 国产一区亚洲二区三区| 97久久精品午夜一区二区| 免费黄色福利视频| 97免费中文视频在线观看| 日韩最新av在线| 国产精华一区| 国产精品一区二区三区精品| 狠狠色综合欧美激情| 成人免费观看视频在线观看| 久久99精品久久久久子伦| 精品国产乱码久久久久久久软件| 亚洲v国产v| 黄色三级中文字幕| 久久男人资源站| 精品国产乱码久久久久久久软件| 日本一区二区三区四区五区六区 | 亚洲乱码国产一区三区| 欧美牲交a欧美牲交aⅴ免费真| 午夜dv内射一区二区| 亚洲国产精品久久久久婷婷老年| 九九热精品视频| 日本高清不卡在线| 国产一级二级三级精品| 韩国v欧美v日本v亚洲| 97人人爽人人喊人人模波多| 国产精品视频在线播放| 国产精品免费一区二区三区都可以| 欧美久久精品一级黑人c片| 日韩av影视| 99热久久这里只有精品| 国产精品网站入口| 日本a视频在线观看| 国产日本在线播放| 久久久国产精品x99av| 少妇久久久久久被弄到高潮| 色综合影院在线观看| 国产伦精品一区二区三区在线 | 国内精品伊人久久| 久久久久久久久久久成人| 亚洲精品一区二区毛豆| 国产伦精品一区二区三区| 国产精品精品一区二区三区午夜版| 日韩福利二区| 91精品久久久久久久| 中文字幕日韩一区二区三区不卡| 国产在线一区二区三区播放| 日韩亚洲精品视频| 日韩在线三区| 久久精品人人做人人爽电影| 日韩在线www| 性欧美长视频免费观看不卡| 91久久综合亚洲鲁鲁五月天| 亚洲综合在线做性| 超碰成人在线免费观看| 欧美激情亚洲视频| 国产精品永久免费| 欧美激情视频一区二区三区不卡 | 粉嫩av一区二区三区免费观看| 精品免费二区三区三区高中清不卡| 韩国一区二区三区美女美女秀| 国产精品丝袜视频| 免费看欧美一级片| 欧美精品一区三区| 国产精品一区二区a| 亚洲视频电影| 久久久久久草| 人人干视频在线| 国产精品免费视频一区二区| 精品午夜一区二区三区| 色与欲影视天天看综合网| 国产精品亚洲综合天堂夜夜| 一区二区三区av在线| 91精品91久久久久久| 日韩欧美一区三区| 久久精品视频在线| 国产青草视频在线观看| 岳毛多又紧做起爽| 国产高清精品软男同| 欧美少妇在线观看| 欧美日韩高清区| 国产成人一区二区三区别| 日韩精品大片| 欧美成年人视频| 97人人模人人爽人人喊中文字| 污污污污污污www网站免费| 久久99国产精品一区| 欧美亚洲另类在线| 久久久久成人网| 久久久久久久久久久福利| 国产在线资源一区| 婷婷久久五月天| 国产精品视频永久免费播放| 国产精品亚洲精品| 青青草原一区二区| 欧美大片va欧美在线播放| 91久久久精品| 男人的天堂99| 久久国产精品久久| 国内偷自视频区视频综合| 自拍日韩亚洲一区在线| 国产福利一区二区三区在线观看| 日韩视频在线免费看| 久久伊人91精品综合网站| 69久久夜色精品国产69乱青草| 欧美牲交a欧美牲交aⅴ免费真| 在线观看免费91| 日韩中文字幕网| 操人视频欧美| 激情网站五月天| 日本一区二区三区视频免费看| 欧美成人精品在线| 久久99精品久久久久久久青青日本| 国产免费一区二区三区| 欧美性视频在线| 亚洲国产一区二区在线| 久久成年人视频| 国产xxxxx视频| 国产精品香蕉av| 精品视频免费在线播放| 日本电影一区二区三区| 欧美精品久久久久久久| 久久精视频免费在线久久完整在线看 | 国产一级不卡毛片| 人妻无码视频一区二区三区| 中文字幕在线亚洲三区| 久久久国产在线视频| 国产成人精品久久二区二区91| 成人免费视频91| 国产一区玩具在线观看| 欧美性大战久久久久xxx| 日本午夜人人精品| 午夜精品一区二区在线观看的| 欧美激情精品久久久久久黑人 | 中文字幕欧美日韩一区二区 | 欧美激情久久久久久| 国产精品福利在线观看网址| 国产成人avxxxxx在线看| julia一区二区中文久久94| 国产日韩av在线播放| 免费黄色福利视频| 免费国产一区二区| 国内精品久久影院| 欧美亚洲日本在线观看| 日韩一级免费在线观看| 午夜精品久久久久久久久久久久| 欧美激情aaaa| 国产精品久久91| 国产精品国产亚洲伊人久久| 久久精品视频免费播放| 色噜噜狠狠狠综合曰曰曰| 久久草视频在线看| 久久精品国产理论片免费| 国产www精品| 色婷婷久久一区二区| 少妇精69xxtheporn| 精品国产一区二区三区久久久狼| 欧美高清一区二区| 欧美日韩天天操| 国内精品一区二区三区| 国产欧美精品aaaaaa片| 国产精品亚发布|